International Journal of Advanced Research in Computer and Communication Engineering Vol. 4. Issue 5. May 2015

# Modified Booth Recoder for Efficient Add-Multiply Operator

## Aparna V. Kale<sup>1</sup>, Prof. M. D. Patil<sup>2</sup>

Electronics and Telecommunication department, SITS, Narhe, Pune, Savitribai Phule Pune University, Pune, India<sup>1,2</sup>

Abstract: Modified Booth algorithm has made multiplication easier. It consists of recoding table which has been used to minimize the partial products of multiplier. An adder and the multiplier operator of the unit is combine to form a single add-multiply unit. The fusion of the two operators resulting in Fused Add-Multiply(FAM) operator. In this paper different structured recoding techniques are used to implement the Modified Booth encoder incorporating in FAM. Along with the implementation of recoding techniques, comparison has been done with the existing and the designed Modified Booth recoder.

Keywords: Modified Booth Algorithm, adders, multipliers, add-multiply operation, arithmetic circuits, Xilinx.

#### I. **INTRODUCTION**

circuits for particular applications. These circuits booth decoder to recode the given input to booth comprises of complex arithmetic units. One such field is equivalent [9][1].For partial product generation, we DSP(Digital Signal Processing) applications such as FFT propose a new modified Booth encoding (MBE) scheme to (Fast Fourier transform), Filters(FIR-Finite Impulse improve the performance of traditional MBE schemes[10]. Response), Signal Convolution and communication , multimedia applications. The multiplier is the direct recoding of the sum of two numbers in its the base of any arithmetic circuits. The multiplier consists Modified Booth (MB) form are employed [11][12][13]. of adders and shifters.

**Multipliers** introduced perform were to multiplication operation of the arithmetic circuits using Multiply operator. add and shift operation. A system's performance is generally determined by the performance of the multiplier because the multiplier is generally the slowest element in the whole system and also it is occupying more area high-speed multiplier circuits. Once, when array consuming. Earlier multiplication was implemented via multipliers were used, the reduced number of generated sequence of addition followed by subtraction and then shift partial products operations [1]. An area-efficient parallel sign-magnitude performance. The Modified Booth Multiplier multiplier that receives two N-bit numbers and produces proposed by O. L. Macsorley in 1961. The recoding an N-bit product, referred to as a truncated multiplier has method is widely used to generate the partial products for been introduced[2].After some research it has been implementation of large parallel multipliers, which adopts observed that the operations which share the data can be the parallel encoding scheme . One of the solutions of combined in the arithmetic circuits and performance can realizing high speed multipliers is to enhance parallelism be increased[3]. The Multiply-Accumulator (MAC) and which Multiply-Add (MAD) units were introduced as addition helps to decrease the number of subsequent stages. The subsequent multiplication increasing the DSP processor's original version of Booth algorithm (Radix-2) had two efficiency [4][5]. A novel reconfigurable low-power, high- drawbacks: performance matrix multiplier design has been presented showing a large reduction in power dissipation compared [6]. Any multiplier can be divided into three stages: Partial products generation stage these are generated by AND operation, partial products addition stage can be carried by different adders, and the final addition stage. An area efficient Wallace tree multiplier is designed using common Boolean logic based square root carry select adder algorithm (MBA). In MBA process three bits at a time are [7]. Many DSP applications are based on Add-Multiply recorded. Recoding the multiplier in higher radix is a operations which was designed by adding the bits and powerful way to speed up standard Booth multiplication giving its output as an input to the multiplier. This algorithm. In each cycle a greater number of bits can be increases the area and delay of the circuit[8]. In order to inspected and eliminated therefore total number of cycles reduce the power consumption of multiplier, the low required to obtain products get reduced. Number of bits power Booth recoding methodology is implemented by inspected in radix r is given by  $n = 1 + \log 2r$ . The recoding technique. This booth decoder will increase

Electronic world consists of different applicative number of zeros in multiplicand. Booth multiplier has various other To optimize the design of AM(Add-Multiply) operators The direct recoding of the sum of two numbers in its MB the form gives an efficient implementation of the fused Add-

#### MODIFIED BOOTH RECODER II.

The modified-Booth algorithm is extensively used for significantly improved multiplier was

- The number of add subtract operations and the number of shift operations becomes variable and becomes inconvenient in designing parallel multipliers.
- The algorithm becomes inefficient when there are isolated 1's.

These problems can be overcome by Modified Booth Modified Booth algorithm is represented in the form :

Copyright to IJARCCE

DOI 10.17148/IJARCCE.2015.45115



International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 5, May 2015

$$y_k^{MB} = -2y_{2k+1} + y_{2k} + y_{2k-1}$$

Table I. Modified Booth algorithm recoded table

| Binary Inputs |          |                   | Recoded<br>Values | Operation to be<br>performed |
|---------------|----------|-------------------|-------------------|------------------------------|
| $y_{2k+1}$    | $y_{2k}$ | y <sub>2k-1</sub> |                   |                              |
| 0             | 0        | 0                 | 0                 | 0*multiplicand               |
| 0             | 0        | 1                 | +1                | +1*multiplicand              |
| 0             | 1        | 0                 | +1                | +1*multiplicand              |
| 0             | 1        | 1                 | +2                | +2*multiplicand              |
| 1             | 0        | 0                 | -2                | -2*multiplicand              |
| 1             | 0        | 1                 | -1                | -1*multiplicand              |
| 1             | 1        | 0                 | -1                | -1*multiplicand              |
| 1             | 1        | 1                 | 0                 | 0*multiplicand               |
|               |          |                   |                   |                              |

The architecture of the commonly used modified Booth multiplier consist of Booth encoder and decoder, Wallace tree and CLA. The inputs of the multiplier are multiplicand X and multiplier Y. The Booth encoder encodes input Y and derives the encoded signals. The Booth decoder generates the partial products using the encoded signals and the other input X. The Wallace tree computes the last two rows by adding the generated partial products. The last two rows are added to generate the final multiplication results using the carry look-ahead adder (CLA) [14].

## **III. PROPOSED IMPLEMENTATION**

The proposed system fuses the adder unit with multiplier to implement Z = X(A+B) operation which uses the MB encoding technique where A and B are the inputs of the adder whose output Y is driven as an input to the multiplier along with the another input X as shown in a fig.1.The separate adder used in the conventional design adds a convincing delay to the critical path of the design.



Fig.1 : Add-Multiply Operator (a) conventional AM operator (b) Fused Add-Multiply operator design where tree and CLA is Carry-Look Ahead Adder.

This critical path usually depends on the bit-width of the inputs due to the carry signals which propagates inside the adder. A use of Carry Look Ahead(CLA) adder is an option but it occupies more area and increases power consumption.

To optimize the AM operator design the adder unit is fused with MB encoding unit to form a single unit datapath. This is done by direct recoding of the sum Y=A+B to its MB form. This Fused Add-Multiply unit has only one adder at the end which results in a significant area reduction. The new techniques has been introduced to implement this fused add-multiply unit. In all techniques separate designs are implemented for an even and odd number of signed and unsigned bits.

#### (1) Technique I: FAM1

This technique uses two full adders to implement the design for odd and even width of bits stream. For the even number of bits two FAs are used as FA, a conventional full adder and FA\* whose output value is given as:

$$FA^* = -2c_o + s = -q - q + c_i$$

For odd bit-width an additional FA\*\* is used at the end whose output value is

$$FA^{**} = -2c_o + s = -p - q + c_i$$
.

(2) Technique II : FAM2

In this technique , for even bit-width a conventional full adder along with two half adders with the output value

$$HA^{*}= -2c + s = -p - q$$

are used whereas for odd width of bits an additional full adder as FA\*\* has been used at the end.

#### (3) Technique III : FAM3

Here in this proposed scheme for even bit-width of input numbers a conventional full adder along with three different half adders has been used where the half adders are conventional HA,HA\* and HA\*\*.HA\*\* output value is

#### $HA^{**}=2c-s=-p+q.$

The odd bit-width input uses a conventional FA,HA and HA\* along with and additional FA\*\* at the end of the recoding scheme.

#### (4) Unsigned input :

For unsigned input numbers an additional conventional full adder, FA, is used at the end of the design along with the convetional FA,HA and HA\*[1].

## **IV. EXPERIMENTAL WORK**

Different recoding techniques has been designed using Xilinx ISE deign suite for all techniques and the output waveform has been shown in the below figures.

CT is the correction term,CSA tree is Carry Save Adder Comparison between the existing MB multiplier and the designed multiplier has been shown in the Table I.



International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 5, May 2015



Fig. 2: unsigned FAM-even bit-width multiplier output



Fig. 3: signed FAM-even bit-width multiplier output waveform



Fig. 4: unsigned FAM-odd bit-width multiplier output waveform



Fig.5 : signed FAM-odd bit-width multiplier output waveform

| <b>Comparison Table</b> |             |             |  |  |  |
|-------------------------|-------------|-------------|--|--|--|
| Parameters              | Existing MB | Designed MB |  |  |  |
| Area                    | 0.89 %      | 0.65%       |  |  |  |
| Delay                   | 14.28ns     | 9.29ns      |  |  |  |
| Power                   | 0.56W       | 0.034W      |  |  |  |

#### **IV.** CONCLUSION

This paper has focuses on the implementation of the Modified Booth Recoder by fusing the Add-Multiply operator. Different techniques has been used to implement the Fused Add-Multiply Operator by using different full adders and half adders whose output values has been given according to the signed and unsigned bit stream of the input numbers depending on the Modified Booth encoded table. The techniques has been designed for the odd and even bit- width of the input numbers. The comparison with the existing Modified Booth techniques has shown an effective optimizations in terms of delay,area and power.

#### REFERENCES

- Kostas Tsoumanis , Sotiris Xydis , Nikos Moschopoulos , Kiamal Pekmestzi , "An Optimized Modified Booth Recoder For Efficient Design Of The Add-Multiply Operator", IEEE Transactions On Circuits And Systemsi: Regular Papers, Vol. 61, No. 4, April 2014.
- [2] Sukhmeet Kaur, Suman and Manpreet Signh Manna "Implementation of Modified Booth Algorithm (Radix 4) and its Comparison with Booth Algorithm (Radix-2)" Advance in Electronic and Electric Engineering. ISSN 2231-1297, Volume 3, Number 6 (2013), pp. 683-690
- [3] Sunder S. Kidambi, Fayez El-Guibaly and Andreas Antoniou, "Area efficient multipliers for digital signal processing"- IEEE Transactions On Circuits And Systems-11: Analog And Digital Signal Processing, Vol. 43, No. 2, February 1996.
- [4] A. Amaricai, M. Vladutiu, and O. Boncalo, "Design issues and implementations for floating-point divide-add fused," *IEEE Trans. Circuits Syst. II–Exp. Briefs*, vol. 57, no. 4, pp. 295–299, Apr. 2010.
- [5] J. J. F. Cavanagh, Digital Computer Arithmetic. NewYork: McGraw-Hill, 1984.
- [6] S. Nikolaidis, E. Karaolis, and E. D. Kyriakis-Bitzaros, "Estimation of signal transition activity in FIR filters implemented by a MAC architecture," *IEEE Trans. Comput.-Aided Des. Integr. Circuits Syst.*, vol. 19, no. 1, pp. 164–169, Jan. 2000.
- [7] Rong Lin "A Reconfigurable Low-Power High- Performance Matrix Multiplier Design"Department of Computer Science, SUNY-Geneseo, Geneseo, NY 14454.
- [8] Damarla Paradhasaradhi, M. Prashanthi, and N Vivek "Modified Wallace Tree Multiplier using Efficient Square Root Carry Select Adder".
- [9] C. N. Lyu and D. W. Matula, "Redundant binary Booth recoding," in Proc. 12th Symp. Comput. Arithmetic, 1995, pp. 50–57.
- [10] A.S.Prabhu V.Elakya "Design of Modified Low Power Booth Multiplier" Department of ECE, Bannari Amman Institute of Technology, Sathyamangalam, Tamil Nadu, India.
- [11] Wen-Chang Yeh and Chein-Wei Jen, "High-Speed Booth Encoded Parallel Multiplier Design" IEEE TRANSACTIONS ON COMPUTERS, VOL. 49, NO. 7, JULY 2000.
- [12]O. L. Macsorley, "High-speed arithmetic in binary computers," *Proc. IRE*, vol. 49, no. 1, pp. 67–91, Jan. 1961.
- [13] R. Zimmermann and D. Q. Tran, "Optimized synthesis of sum-ofproducts," in *Proc. Asilomar Conf. Signals, Syst. Comput.*, Pacific Grove, Washington, DC, 2003, pp. 867–872.
- [14]B. Parhami, Computer Arithmetic: Algorithms and Hardware Designs. Oxford: Oxford Univ. Press, 2000.
- [15] Shaik Kalisha Baba, D.Rajaramesh "Design and Implementation of Advanced Modified Booth Encoding Multiplier" International Journal of Engineering Science Invention ISSN (Online): 2319 – 6734, ISSN (Print): 2319 – 6726 www.ijesi.org Volume 2 Issue 8 | August. 2013 | PP.60-68